| 653 | B.Tech. III Semester (Main/Back) Exam | Total No. of Pages : Z | |---------|--------------------------------------------------------------------------------------|---------------------------------------------| | 3E1 | Applied Elect. & Inst. Engg<br>3Al4 Digital Electronics<br>EE, EX, EC, EI, CS, IT, A | | | Time: 3 | Hours ersahilkagyan.com | Maximum Marks: 80<br>Min. Passing Marks: 26 | Instructions to Candidates: Attempt any five questions, selecting one question from each unit. All questions carry equal marks. (Schematic diagrams must be shown wherever necessary. Any data you feel missing suitably be assumed and stated clearly. Units of quantities used/calculated must be stated clearly. ## Unit - I - a) For the integer with decimal representation 34567, give the corresponding bit vectors for BCD code and for excess 3 code. (8) - b) Design a network using only XOR gates which performs the following function. $$Z = \begin{cases} x, & \text{if } C = 0 \\ x, & \text{if } C = 1 \end{cases}$$ (8) ## OR What do you mean by sequential code, self complementing code, cyclic code and excess - 3 code? Give one example of each code. (8) Using the postulates of Boolean algebra and the theorems, prove the following: 71. $$a'b' + ab + a'b = a' + b$$ 22. $ab' + b'c' + a'c' = ab' + a'c'$ (8) ## Unit - II - 2. a) Discuss CMOS NAND and NOR gates. (8) - b) Explain the working of CMOS inverter. (8) ## OR 2. a) Draw a neat circuit of TTL (Transistor Transistor Logic) NAND gate with totem pole output and explain. (8) | 1 | b) | Draw a 3 input ECL (Emitter - Coupled Logic) OR/NOR gate and explain | n it's | |----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | | | working? | (8) | | | | Unit - III | | | | 3× | Simplify the following using the tabulation method: | | | -2 | | $F = \sum (1,2,3,7,8,9,10,11,14,15)$ ersahilkagyan.com | (8) | | | þ) | A stair case light is controlled by two switches one at the top of the stair<br>another at the bottom of stairs. Realize the circuit when the lamp (L) glov | | | | | OR | | | | a) | Compare k-map technique and quine - Mc cluskey minimization technique | ie.( <b>8</b> ) | | | b) | Simplify the expression $F(A,B,C,D) = ACD + \overline{AB} + \overline{D}$ | (8) | | | | Unit - IV | | | | (a) | Implement the following function using 4×1 multiplexer. | | | | | $f(A,B,C) = \sum m(0,1,4,7)$ use A and C as select lines. | (8) | | | , b) | What are the use of multiplexers and demultiplexers. Explain the construct and working of a multiplexer circuit. | tion<br>(8) | | | | OR | | | | a) | Draw gate level schematic of a 1-to-4 decoder as component realize a 1-t decoder. | (8) | | | b) | Signals A,B,C,D and A are available. Using only one 8 to 1 MUX and other gate, implement the expression. | d no | | | | $F(A,B,C,D) = BC + AB\overline{D} + \overline{A}\overline{C}D$ | (8) | | | | Unit - V | | | e | a) | Draw a logic diagram of clocked S-R flip - flop and obtain its character equation. Also show its excitation table. | istic<br>(8) | | | b) | and the second s | | | | | a. Asynchronous and synchronous counter. | ~~~ | | | | b. Sequential and non sequential counter. (4 | ×2) | | | | OR | | | 5. | a) | Construct 4-bit serial adder using shift registers and logic gates. Explain operation. | ( <b>8</b> ) | | | b) | the state for each of six unused states in the BCD ri | pple<br>(8) | | | | | | 4.